From f276c5469e0da450ee52768617b9b6e0fe02772e Mon Sep 17 00:00:00 2001 From: Byron Lathi Date: Fri, 8 Apr 2022 00:49:59 -0500 Subject: [PATCH] Fix indentation --- hw/fpga/hvl/mm_testbench.sv | 80 ++++++++++++++++++------------------- 1 file changed, 40 insertions(+), 40 deletions(-) diff --git a/hw/fpga/hvl/mm_testbench.sv b/hw/fpga/hvl/mm_testbench.sv index b498337..1b18ee3 100644 --- a/hw/fpga/hvl/mm_testbench.sv +++ b/hw/fpga/hvl/mm_testbench.sv @@ -25,61 +25,61 @@ assign MA = cpu_addr[15:12]; assign mm_address = {MO, cpu_addr[11:0]}; memory_mapper dut( - .data_in(_data_in), - .data_out(_data_out), - .* + .data_in(_data_in), + .data_out(_data_out), + .* ); always #1 clk_50 = clk_50 === 1'b0; always #100 clk = clk === 1'b0; task write_reg(logic [3:0] addr, logic [7:0] data); - @(negedge clk); - cs <= '1; - RS <= addr; - data_in <= data; - rw <= '0; - @(posedge clk); - cs <= '0; - rw <= '1; - @(negedge clk); + @(negedge clk); + cs <= '1; + RS <= addr; + data_in <= data; + rw <= '0; + @(posedge clk); + cs <= '0; + rw <= '1; + @(negedge clk); endtask task enable(logic [7:0] data); - @(negedge clk); - MM_cs <= '1; - rw <= '0; - data_in <= data; - @(posedge clk); - rw <= '1; - MM_cs <= '0; - @(negedge clk); + @(negedge clk); + MM_cs <= '1; + rw <= '0; + data_in <= data; + @(posedge clk); + rw <= '1; + MM_cs <= '0; + @(negedge clk); endtask initial begin - rst <= '1; - repeat(5) @(posedge clk); - rst <= '0; + rst <= '1; + repeat(5) @(posedge clk); + rst <= '0; - cpu_addr <= 16'h0abc; - write_reg(4'h0, 8'hcc); - $display("Address: %x", mm_address); - assert(mm_address == 24'h000abc) else begin - $error("Bad address before enable!"); - end + cpu_addr <= 16'h0abc; + write_reg(4'h0, 8'hcc); + $display("Address: %x", mm_address); + assert(mm_address == 24'h000abc) else begin + $error("Bad address before enable!"); + end - enable(1); - $display("Address: %x", mm_address); - assert(mm_address == 24'h0ccabc) else begin - $error("Bad address after enable!"); - end + enable(1); + $display("Address: %x", mm_address); + assert(mm_address == 24'h0ccabc) else begin + $error("Bad address after enable!"); + end - enable(0); - $display("Address: %x", mm_address); - assert(mm_address == 24'h000abc) else begin - $error("Bad address after enable!"); - end - $finish(); + enable(0); + $display("Address: %x", mm_address); + assert(mm_address == 24'h000abc) else begin + $error("Bad address after enable!"); + end + $finish(); end endmodule