mirror of
https://github.com/fpganinja/taxi.git
synced 2025-12-09 17:08:38 -08:00
eth: Add frame length enforcement and additional statistics outputs to taxi_axis_gmii_tx
Signed-off-by: Alex Forencich <alex@alexforencich.com>
This commit is contained in:
@@ -55,14 +55,25 @@ module taxi_axis_gmii_tx #
|
|||||||
/*
|
/*
|
||||||
* Configuration
|
* Configuration
|
||||||
*/
|
*/
|
||||||
input wire logic [7:0] cfg_ifg = 8'd12,
|
input wire logic [15:0] cfg_tx_max_pkt_len = 16'd1518,
|
||||||
|
input wire logic [7:0] cfg_tx_ifg = 8'd12,
|
||||||
input wire logic cfg_tx_enable,
|
input wire logic cfg_tx_enable,
|
||||||
|
|
||||||
/*
|
/*
|
||||||
* Status
|
* Status
|
||||||
*/
|
*/
|
||||||
output wire logic start_packet,
|
output wire logic tx_start_packet,
|
||||||
output wire logic error_underflow
|
output wire logic stat_tx_byte,
|
||||||
|
output wire logic [15:0] stat_tx_pkt_len,
|
||||||
|
output wire logic stat_tx_pkt_ucast,
|
||||||
|
output wire logic stat_tx_pkt_mcast,
|
||||||
|
output wire logic stat_tx_pkt_bcast,
|
||||||
|
output wire logic stat_tx_pkt_vlan,
|
||||||
|
output wire logic stat_tx_pkt_good,
|
||||||
|
output wire logic stat_tx_pkt_bad,
|
||||||
|
output wire logic stat_tx_err_oversize,
|
||||||
|
output wire logic stat_tx_err_user,
|
||||||
|
output wire logic stat_tx_err_underflow
|
||||||
);
|
);
|
||||||
|
|
||||||
localparam USER_W = TX_CPL_CTRL_IN_TUSER ? 2 : 1;
|
localparam USER_W = TX_CPL_CTRL_IN_TUSER ? 2 : 1;
|
||||||
@@ -106,8 +117,16 @@ logic [3:0] mii_msn_reg = 4'b0, mii_msn_next;
|
|||||||
|
|
||||||
logic frame_reg = 1'b0, frame_next;
|
logic frame_reg = 1'b0, frame_next;
|
||||||
logic frame_error_reg = 1'b0, frame_error_next;
|
logic frame_error_reg = 1'b0, frame_error_next;
|
||||||
logic [7:0] frame_ptr_reg = '0, frame_ptr_next;
|
|
||||||
logic [MIN_LEN_W-1:0] frame_min_count_reg = '0, frame_min_count_next;
|
logic [MIN_LEN_W-1:0] frame_min_count_reg = '0, frame_min_count_next;
|
||||||
|
logic [3:0] hdr_ptr_reg = '0, hdr_ptr_next;
|
||||||
|
logic is_mcast_reg = 1'b0, is_mcast_next;
|
||||||
|
logic is_bcast_reg = 1'b0, is_bcast_next;
|
||||||
|
logic is_8021q_reg = 1'b0, is_8021q_next;
|
||||||
|
logic [15:0] frame_len_reg = '0, frame_len_next;
|
||||||
|
logic [15:0] frame_len_lim_reg = '0, frame_len_lim_next;
|
||||||
|
logic [1:0] fcs_ptr_reg = '0, fcs_ptr_next;
|
||||||
|
logic [2:0] pre_cnt_reg = '0, pre_cnt_next;
|
||||||
|
logic [7:0] ifg_cnt_reg = '0, ifg_cnt_next;
|
||||||
|
|
||||||
logic [7:0] gmii_txd_reg = 8'd0, gmii_txd_next;
|
logic [7:0] gmii_txd_reg = 8'd0, gmii_txd_next;
|
||||||
logic gmii_tx_en_reg = 1'b0, gmii_tx_en_next;
|
logic gmii_tx_en_reg = 1'b0, gmii_tx_en_next;
|
||||||
@@ -121,7 +140,18 @@ logic m_axis_tx_cpl_valid_reg = 1'b0, m_axis_tx_cpl_valid_next;
|
|||||||
|
|
||||||
logic start_packet_int_reg = 1'b0, start_packet_int_next;
|
logic start_packet_int_reg = 1'b0, start_packet_int_next;
|
||||||
logic start_packet_reg = 1'b0, start_packet_next;
|
logic start_packet_reg = 1'b0, start_packet_next;
|
||||||
logic error_underflow_reg = 1'b0, error_underflow_next;
|
|
||||||
|
logic stat_tx_byte_reg = 1'b0, stat_tx_byte_next;
|
||||||
|
logic [15:0] stat_tx_pkt_len_reg = '0, stat_tx_pkt_len_next;
|
||||||
|
logic stat_tx_pkt_ucast_reg = 1'b0, stat_tx_pkt_ucast_next;
|
||||||
|
logic stat_tx_pkt_mcast_reg = 1'b0, stat_tx_pkt_mcast_next;
|
||||||
|
logic stat_tx_pkt_bcast_reg = 1'b0, stat_tx_pkt_bcast_next;
|
||||||
|
logic stat_tx_pkt_vlan_reg = 1'b0, stat_tx_pkt_vlan_next;
|
||||||
|
logic stat_tx_pkt_good_reg = 1'b0, stat_tx_pkt_good_next;
|
||||||
|
logic stat_tx_pkt_bad_reg = 1'b0, stat_tx_pkt_bad_next;
|
||||||
|
logic stat_tx_err_oversize_reg = 1'b0, stat_tx_err_oversize_next;
|
||||||
|
logic stat_tx_err_user_reg = 1'b0, stat_tx_err_user_next;
|
||||||
|
logic stat_tx_err_underflow_reg = 1'b0, stat_tx_err_underflow_next;
|
||||||
|
|
||||||
logic [31:0] crc_state = '1;
|
logic [31:0] crc_state = '1;
|
||||||
wire [31:0] crc_next;
|
wire [31:0] crc_next;
|
||||||
@@ -141,8 +171,18 @@ assign m_axis_tx_cpl.tid = m_axis_tx_cpl_tag_reg;
|
|||||||
assign m_axis_tx_cpl.tdest = '0;
|
assign m_axis_tx_cpl.tdest = '0;
|
||||||
assign m_axis_tx_cpl.tuser = '0;
|
assign m_axis_tx_cpl.tuser = '0;
|
||||||
|
|
||||||
assign start_packet = start_packet_reg;
|
assign tx_start_packet = start_packet_reg;
|
||||||
assign error_underflow = error_underflow_reg;
|
assign stat_tx_byte = stat_tx_byte_reg;
|
||||||
|
assign stat_tx_pkt_len = stat_tx_pkt_len_reg;
|
||||||
|
assign stat_tx_pkt_ucast = stat_tx_pkt_ucast_reg;
|
||||||
|
assign stat_tx_pkt_mcast = stat_tx_pkt_mcast_reg;
|
||||||
|
assign stat_tx_pkt_bcast = stat_tx_pkt_bcast_reg;
|
||||||
|
assign stat_tx_pkt_vlan = stat_tx_pkt_vlan_reg;
|
||||||
|
assign stat_tx_pkt_good = stat_tx_pkt_good_reg;
|
||||||
|
assign stat_tx_pkt_bad = stat_tx_pkt_bad_reg;
|
||||||
|
assign stat_tx_err_oversize = stat_tx_err_oversize_reg;
|
||||||
|
assign stat_tx_err_user = stat_tx_err_user_reg;
|
||||||
|
assign stat_tx_err_underflow = stat_tx_err_underflow_reg;
|
||||||
|
|
||||||
taxi_lfsr #(
|
taxi_lfsr #(
|
||||||
.LFSR_W(32),
|
.LFSR_W(32),
|
||||||
@@ -170,8 +210,16 @@ always_comb begin
|
|||||||
|
|
||||||
frame_next = frame_reg;
|
frame_next = frame_reg;
|
||||||
frame_error_next = frame_error_reg;
|
frame_error_next = frame_error_reg;
|
||||||
frame_ptr_next = frame_ptr_reg;
|
|
||||||
frame_min_count_next = frame_min_count_reg;
|
frame_min_count_next = frame_min_count_reg;
|
||||||
|
hdr_ptr_next = hdr_ptr_reg;
|
||||||
|
is_mcast_next = is_mcast_reg;
|
||||||
|
is_bcast_next = is_bcast_reg;
|
||||||
|
is_8021q_next = is_8021q_reg;
|
||||||
|
frame_len_next = frame_len_reg;
|
||||||
|
frame_len_lim_next = frame_len_lim_reg;
|
||||||
|
fcs_ptr_next = fcs_ptr_reg;
|
||||||
|
pre_cnt_next = pre_cnt_reg;
|
||||||
|
ifg_cnt_next = ifg_cnt_reg;
|
||||||
|
|
||||||
s_axis_tx_tready_next = 1'b0;
|
s_axis_tx_tready_next = 1'b0;
|
||||||
|
|
||||||
@@ -197,7 +245,18 @@ always_comb begin
|
|||||||
|
|
||||||
start_packet_int_next = start_packet_int_reg;
|
start_packet_int_next = start_packet_int_reg;
|
||||||
start_packet_next = 1'b0;
|
start_packet_next = 1'b0;
|
||||||
error_underflow_next = 1'b0;
|
|
||||||
|
stat_tx_byte_next = 1'b0;
|
||||||
|
stat_tx_pkt_len_next = '0;
|
||||||
|
stat_tx_pkt_ucast_next = 1'b0;
|
||||||
|
stat_tx_pkt_mcast_next = 1'b0;
|
||||||
|
stat_tx_pkt_bcast_next = 1'b0;
|
||||||
|
stat_tx_pkt_vlan_next = 1'b0;
|
||||||
|
stat_tx_pkt_good_next = 1'b0;
|
||||||
|
stat_tx_pkt_bad_next = 1'b0;
|
||||||
|
stat_tx_err_oversize_next = 1'b0;
|
||||||
|
stat_tx_err_user_next = 1'b0;
|
||||||
|
stat_tx_err_underflow_next = 1'b0;
|
||||||
|
|
||||||
if (s_axis_tx.tvalid && s_axis_tx.tready) begin
|
if (s_axis_tx.tvalid && s_axis_tx.tready) begin
|
||||||
frame_next = !s_axis_tx.tlast;
|
frame_next = !s_axis_tx.tlast;
|
||||||
@@ -221,17 +280,72 @@ always_comb begin
|
|||||||
start_packet_next = 1'b1;
|
start_packet_next = 1'b1;
|
||||||
end
|
end
|
||||||
end else begin
|
end else begin
|
||||||
|
// counter for min frame length enforcement
|
||||||
|
if (frame_min_count_reg != 0) begin
|
||||||
|
frame_min_count_next = frame_min_count_reg - 1;
|
||||||
|
end
|
||||||
|
|
||||||
|
// counter to measure frame length
|
||||||
|
if (&frame_len_reg == 0) begin
|
||||||
|
frame_len_next = frame_len_reg + 1;
|
||||||
|
end
|
||||||
|
|
||||||
|
// counter for max frame length enforcement
|
||||||
|
if (frame_len_lim_reg != 0) begin
|
||||||
|
frame_len_lim_next = frame_len_lim_reg - 1;
|
||||||
|
end
|
||||||
|
|
||||||
|
// address and ethertype checks
|
||||||
|
if (&hdr_ptr_reg == 0) begin
|
||||||
|
hdr_ptr_next = hdr_ptr_reg + 1;
|
||||||
|
end
|
||||||
|
|
||||||
|
case (hdr_ptr_reg)
|
||||||
|
4'd0: begin
|
||||||
|
is_mcast_next = s_tdata_reg[0];
|
||||||
|
is_bcast_next = s_tdata_reg == 8'hff;
|
||||||
|
end
|
||||||
|
4'd1: is_bcast_next = is_bcast_reg && s_tdata_reg == 8'hff;
|
||||||
|
4'd2: is_bcast_next = is_bcast_reg && s_tdata_reg == 8'hff;
|
||||||
|
4'd3: is_bcast_next = is_bcast_reg && s_tdata_reg == 8'hff;
|
||||||
|
4'd4: is_bcast_next = is_bcast_reg && s_tdata_reg == 8'hff;
|
||||||
|
4'd5: is_bcast_next = is_bcast_reg && s_tdata_reg == 8'hff;
|
||||||
|
4'd12: is_8021q_next = s_tdata_reg == 8'h81;
|
||||||
|
4'd13: is_8021q_next = is_8021q_reg && s_tdata_reg == 8'h00;
|
||||||
|
default: begin
|
||||||
|
// do nothing
|
||||||
|
end
|
||||||
|
endcase
|
||||||
|
|
||||||
|
if (&fcs_ptr_reg == 0) begin
|
||||||
|
fcs_ptr_next = fcs_ptr_reg + 1;
|
||||||
|
end
|
||||||
|
|
||||||
|
if (pre_cnt_reg != 0) begin
|
||||||
|
pre_cnt_next = pre_cnt_reg - 1;
|
||||||
|
end
|
||||||
|
|
||||||
|
if (ifg_cnt_reg != 0) begin
|
||||||
|
ifg_cnt_next = ifg_cnt_reg - 1;
|
||||||
|
end
|
||||||
|
|
||||||
case (state_reg)
|
case (state_reg)
|
||||||
STATE_IDLE: begin
|
STATE_IDLE: begin
|
||||||
// idle state - wait for packet
|
// idle state - wait for packet
|
||||||
reset_crc = 1'b1;
|
reset_crc = 1'b1;
|
||||||
|
|
||||||
mii_odd_next = 1'b0;
|
mii_odd_next = 1'b0;
|
||||||
frame_ptr_next = 1;
|
hdr_ptr_next = 0;
|
||||||
|
frame_len_next = 1;
|
||||||
|
frame_len_lim_next = cfg_tx_max_pkt_len;
|
||||||
|
pre_cnt_next = 3'd6;
|
||||||
|
|
||||||
frame_error_next = 1'b0;
|
frame_error_next = 1'b0;
|
||||||
frame_min_count_next = MIN_LEN_W'(MIN_FRAME_LEN-4-1);
|
frame_min_count_next = MIN_LEN_W'(MIN_FRAME_LEN-4-1);
|
||||||
|
|
||||||
|
gmii_txd_next = '0;
|
||||||
|
gmii_tx_en_next = 1'b0;
|
||||||
|
|
||||||
if (s_axis_tx.tvalid && cfg_tx_enable) begin
|
if (s_axis_tx.tvalid && cfg_tx_enable) begin
|
||||||
mii_odd_next = 1'b1;
|
mii_odd_next = 1'b1;
|
||||||
gmii_txd_next = ETH_PRE;
|
gmii_txd_next = ETH_PRE;
|
||||||
@@ -246,18 +360,23 @@ always_comb begin
|
|||||||
reset_crc = 1'b1;
|
reset_crc = 1'b1;
|
||||||
|
|
||||||
mii_odd_next = 1'b1;
|
mii_odd_next = 1'b1;
|
||||||
frame_ptr_next = frame_ptr_reg + 1;
|
hdr_ptr_next = 0;
|
||||||
|
frame_len_next = 1;
|
||||||
|
frame_len_lim_next = cfg_tx_max_pkt_len;
|
||||||
|
|
||||||
|
frame_error_next = 1'b0;
|
||||||
|
frame_min_count_next = MIN_LEN_W'(MIN_FRAME_LEN-4-1);
|
||||||
|
|
||||||
gmii_txd_next = ETH_PRE;
|
gmii_txd_next = ETH_PRE;
|
||||||
gmii_tx_en_next = 1'b1;
|
gmii_tx_en_next = 1'b1;
|
||||||
|
|
||||||
if (frame_ptr_reg == 6) begin
|
if (pre_cnt_reg == 1) begin
|
||||||
s_axis_tx_tready_next = 1'b1;
|
s_axis_tx_tready_next = 1'b1;
|
||||||
s_tdata_next = s_axis_tx.tdata;
|
s_tdata_next = s_axis_tx.tdata;
|
||||||
state_next = STATE_PREAMBLE;
|
state_next = STATE_PREAMBLE;
|
||||||
end else if (frame_ptr_reg == 7) begin
|
end else if (pre_cnt_reg == 0) begin
|
||||||
// end of preamble; start payload
|
// end of preamble; start payload
|
||||||
frame_ptr_next = '0;
|
stat_tx_byte_next = 1'b1;
|
||||||
if (s_axis_tx_tready_reg) begin
|
if (s_axis_tx_tready_reg) begin
|
||||||
s_axis_tx_tready_next = 1'b1;
|
s_axis_tx_tready_next = 1'b1;
|
||||||
s_tdata_next = s_axis_tx.tdata;
|
s_tdata_next = s_axis_tx.tdata;
|
||||||
@@ -281,19 +400,18 @@ always_comb begin
|
|||||||
|
|
||||||
mii_odd_next = 1'b1;
|
mii_odd_next = 1'b1;
|
||||||
|
|
||||||
if (frame_min_count_reg != 0) begin
|
|
||||||
frame_min_count_next = frame_min_count_reg - 1;
|
|
||||||
end
|
|
||||||
|
|
||||||
gmii_txd_next = s_tdata_reg;
|
gmii_txd_next = s_tdata_reg;
|
||||||
gmii_tx_en_next = 1'b1;
|
gmii_tx_en_next = 1'b1;
|
||||||
|
|
||||||
s_tdata_next = s_axis_tx.tdata;
|
s_tdata_next = s_axis_tx.tdata;
|
||||||
|
|
||||||
if (!s_axis_tx.tvalid || s_axis_tx.tlast) begin
|
stat_tx_byte_next = 1'b1;
|
||||||
|
|
||||||
|
if (!s_axis_tx.tvalid || s_axis_tx.tlast || frame_len_lim_reg < 6) begin
|
||||||
s_axis_tx_tready_next = frame_next; // drop frame
|
s_axis_tx_tready_next = frame_next; // drop frame
|
||||||
frame_error_next = !s_axis_tx.tvalid || s_axis_tx.tuser[0];
|
frame_error_next = !s_axis_tx.tvalid || s_axis_tx.tuser[0] || frame_len_lim_reg < 6;
|
||||||
error_underflow_next = !s_axis_tx.tvalid;
|
stat_tx_err_user_next = s_axis_tx.tuser[0];
|
||||||
|
stat_tx_err_underflow_next = !s_axis_tx.tvalid;
|
||||||
|
|
||||||
state_next = STATE_LAST;
|
state_next = STATE_LAST;
|
||||||
end else begin
|
end else begin
|
||||||
@@ -307,16 +425,18 @@ always_comb begin
|
|||||||
s_axis_tx_tready_next = frame_next; // drop frame
|
s_axis_tx_tready_next = frame_next; // drop frame
|
||||||
|
|
||||||
mii_odd_next = 1'b1;
|
mii_odd_next = 1'b1;
|
||||||
|
fcs_ptr_next = 2'd0;
|
||||||
|
|
||||||
gmii_txd_next = s_tdata_reg;
|
gmii_txd_next = s_tdata_reg;
|
||||||
gmii_tx_en_next = 1'b1;
|
gmii_tx_en_next = 1'b1;
|
||||||
|
gmii_tx_er_next = frame_error_reg;
|
||||||
|
|
||||||
|
stat_tx_byte_next = 1'b1;
|
||||||
|
|
||||||
if (PADDING_EN && frame_min_count_reg != 0) begin
|
if (PADDING_EN && frame_min_count_reg != 0) begin
|
||||||
frame_min_count_next = frame_min_count_reg - 1;
|
|
||||||
s_tdata_next = 8'd0;
|
s_tdata_next = 8'd0;
|
||||||
state_next = STATE_PAD;
|
state_next = STATE_PAD;
|
||||||
end else begin
|
end else begin
|
||||||
frame_ptr_next = '0;
|
|
||||||
state_next = STATE_FCS;
|
state_next = STATE_FCS;
|
||||||
end
|
end
|
||||||
end
|
end
|
||||||
@@ -326,17 +446,19 @@ always_comb begin
|
|||||||
|
|
||||||
update_crc = 1'b1;
|
update_crc = 1'b1;
|
||||||
mii_odd_next = 1'b1;
|
mii_odd_next = 1'b1;
|
||||||
|
fcs_ptr_next = 2'd0;
|
||||||
|
|
||||||
gmii_txd_next = 8'd0;
|
gmii_txd_next = s_tdata_reg;
|
||||||
gmii_tx_en_next = 1'b1;
|
gmii_tx_en_next = 1'b1;
|
||||||
|
gmii_tx_er_next = frame_error_reg;
|
||||||
|
|
||||||
s_tdata_next = 8'd0;
|
s_tdata_next = 8'd0;
|
||||||
|
|
||||||
|
stat_tx_byte_next = 1'b1;
|
||||||
|
|
||||||
if (frame_min_count_reg != 0) begin
|
if (frame_min_count_reg != 0) begin
|
||||||
frame_min_count_next = frame_min_count_reg - 1;
|
|
||||||
state_next = STATE_PAD;
|
state_next = STATE_PAD;
|
||||||
end else begin
|
end else begin
|
||||||
frame_ptr_next = '0;
|
|
||||||
state_next = STATE_FCS;
|
state_next = STATE_FCS;
|
||||||
end
|
end
|
||||||
end
|
end
|
||||||
@@ -345,9 +467,9 @@ always_comb begin
|
|||||||
s_axis_tx_tready_next = frame_next; // drop frame
|
s_axis_tx_tready_next = frame_next; // drop frame
|
||||||
|
|
||||||
mii_odd_next = 1'b1;
|
mii_odd_next = 1'b1;
|
||||||
frame_ptr_next = frame_ptr_reg + 1;
|
ifg_cnt_next = cfg_tx_ifg;
|
||||||
|
|
||||||
case (frame_ptr_reg[1:0])
|
case (fcs_ptr_reg)
|
||||||
2'd0: gmii_txd_next = ~crc_state[7:0];
|
2'd0: gmii_txd_next = ~crc_state[7:0];
|
||||||
2'd1: gmii_txd_next = ~crc_state[15:8];
|
2'd1: gmii_txd_next = ~crc_state[15:8];
|
||||||
2'd2: gmii_txd_next = ~crc_state[23:16];
|
2'd2: gmii_txd_next = ~crc_state[23:16];
|
||||||
@@ -356,10 +478,19 @@ always_comb begin
|
|||||||
gmii_tx_en_next = 1'b1;
|
gmii_tx_en_next = 1'b1;
|
||||||
gmii_tx_er_next = frame_error_reg;
|
gmii_tx_er_next = frame_error_reg;
|
||||||
|
|
||||||
if (frame_ptr_reg < 3) begin
|
stat_tx_byte_next = 1'b1;
|
||||||
|
|
||||||
|
if (&fcs_ptr_reg == 0) begin
|
||||||
state_next = STATE_FCS;
|
state_next = STATE_FCS;
|
||||||
end else begin
|
end else begin
|
||||||
frame_ptr_next = '0;
|
stat_tx_pkt_len_next = frame_len_reg;
|
||||||
|
stat_tx_pkt_good_next = !frame_error_reg;
|
||||||
|
stat_tx_pkt_bad_next = frame_error_reg;
|
||||||
|
stat_tx_pkt_ucast_next = !is_mcast_reg;
|
||||||
|
stat_tx_pkt_mcast_next = is_mcast_reg && !is_bcast_reg;
|
||||||
|
stat_tx_pkt_bcast_next = is_bcast_reg;
|
||||||
|
stat_tx_pkt_vlan_next = is_8021q_reg;
|
||||||
|
stat_tx_err_oversize_next = frame_len_lim_reg == 0;
|
||||||
state_next = STATE_IFG;
|
state_next = STATE_IFG;
|
||||||
end
|
end
|
||||||
end
|
end
|
||||||
@@ -368,9 +499,8 @@ always_comb begin
|
|||||||
s_axis_tx_tready_next = frame_next; // drop frame
|
s_axis_tx_tready_next = frame_next; // drop frame
|
||||||
|
|
||||||
mii_odd_next = 1'b1;
|
mii_odd_next = 1'b1;
|
||||||
frame_ptr_next = frame_ptr_reg + 1;
|
|
||||||
|
|
||||||
if (frame_ptr_reg < cfg_ifg-1 || frame_reg) begin
|
if (ifg_cnt_reg[7:1] != 0 || frame_reg) begin
|
||||||
state_next = STATE_IFG;
|
state_next = STATE_IFG;
|
||||||
end else begin
|
end else begin
|
||||||
state_next = STATE_IDLE;
|
state_next = STATE_IDLE;
|
||||||
@@ -394,8 +524,16 @@ always_ff @(posedge clk) begin
|
|||||||
|
|
||||||
frame_reg <= frame_next;
|
frame_reg <= frame_next;
|
||||||
frame_error_reg <= frame_error_next;
|
frame_error_reg <= frame_error_next;
|
||||||
frame_ptr_reg <= frame_ptr_next;
|
|
||||||
frame_min_count_reg <= frame_min_count_next;
|
frame_min_count_reg <= frame_min_count_next;
|
||||||
|
hdr_ptr_reg <= hdr_ptr_next;
|
||||||
|
is_mcast_reg <= is_mcast_next;
|
||||||
|
is_bcast_reg <= is_bcast_next;
|
||||||
|
is_8021q_reg <= is_8021q_next;
|
||||||
|
frame_len_reg <= frame_len_next;
|
||||||
|
frame_len_lim_reg <= frame_len_lim_next;
|
||||||
|
fcs_ptr_reg <= fcs_ptr_next;
|
||||||
|
pre_cnt_reg <= pre_cnt_next;
|
||||||
|
ifg_cnt_reg <= ifg_cnt_next;
|
||||||
|
|
||||||
m_axis_tx_cpl_ts_reg <= m_axis_tx_cpl_ts_next;
|
m_axis_tx_cpl_ts_reg <= m_axis_tx_cpl_ts_next;
|
||||||
m_axis_tx_cpl_tag_reg <= m_axis_tx_cpl_tag_next;
|
m_axis_tx_cpl_tag_reg <= m_axis_tx_cpl_tag_next;
|
||||||
@@ -420,7 +558,17 @@ always_ff @(posedge clk) begin
|
|||||||
|
|
||||||
start_packet_int_reg <= start_packet_int_next;
|
start_packet_int_reg <= start_packet_int_next;
|
||||||
start_packet_reg <= start_packet_next;
|
start_packet_reg <= start_packet_next;
|
||||||
error_underflow_reg <= error_underflow_next;
|
stat_tx_byte_reg <= stat_tx_byte_next;
|
||||||
|
stat_tx_pkt_len_reg <= stat_tx_pkt_len_next;
|
||||||
|
stat_tx_pkt_ucast_reg <= stat_tx_pkt_ucast_next;
|
||||||
|
stat_tx_pkt_mcast_reg <= stat_tx_pkt_mcast_next;
|
||||||
|
stat_tx_pkt_bcast_reg <= stat_tx_pkt_bcast_next;
|
||||||
|
stat_tx_pkt_vlan_reg <= stat_tx_pkt_vlan_next;
|
||||||
|
stat_tx_pkt_good_reg <= stat_tx_pkt_good_next;
|
||||||
|
stat_tx_pkt_bad_reg <= stat_tx_pkt_bad_next;
|
||||||
|
stat_tx_err_oversize_reg <= stat_tx_err_oversize_next;
|
||||||
|
stat_tx_err_user_reg <= stat_tx_err_user_next;
|
||||||
|
stat_tx_err_underflow_reg <= stat_tx_err_underflow_next;
|
||||||
|
|
||||||
if (rst) begin
|
if (rst) begin
|
||||||
state_reg <= STATE_IDLE;
|
state_reg <= STATE_IDLE;
|
||||||
@@ -436,7 +584,17 @@ always_ff @(posedge clk) begin
|
|||||||
|
|
||||||
start_packet_int_reg <= 1'b0;
|
start_packet_int_reg <= 1'b0;
|
||||||
start_packet_reg <= 1'b0;
|
start_packet_reg <= 1'b0;
|
||||||
error_underflow_reg <= 1'b0;
|
stat_tx_byte_reg <= 1'b0;
|
||||||
|
stat_tx_pkt_len_reg <= '0;
|
||||||
|
stat_tx_pkt_ucast_reg <= 1'b0;
|
||||||
|
stat_tx_pkt_mcast_reg <= 1'b0;
|
||||||
|
stat_tx_pkt_bcast_reg <= 1'b0;
|
||||||
|
stat_tx_pkt_vlan_reg <= 1'b0;
|
||||||
|
stat_tx_pkt_good_reg <= 1'b0;
|
||||||
|
stat_tx_pkt_bad_reg <= 1'b0;
|
||||||
|
stat_tx_err_oversize_reg <= 1'b0;
|
||||||
|
stat_tx_err_user_reg <= 1'b0;
|
||||||
|
stat_tx_err_underflow_reg <= 1'b0;
|
||||||
end
|
end
|
||||||
end
|
end
|
||||||
|
|
||||||
|
|||||||
@@ -251,14 +251,25 @@ axis_gmii_tx_inst (
|
|||||||
/*
|
/*
|
||||||
* Configuration
|
* Configuration
|
||||||
*/
|
*/
|
||||||
.cfg_ifg(cfg_ifg),
|
.cfg_tx_max_pkt_len(16'd9218),
|
||||||
|
.cfg_tx_ifg(cfg_ifg),
|
||||||
.cfg_tx_enable(cfg_tx_enable),
|
.cfg_tx_enable(cfg_tx_enable),
|
||||||
|
|
||||||
/*
|
/*
|
||||||
* Status
|
* Status
|
||||||
*/
|
*/
|
||||||
.start_packet(tx_start_packet),
|
.tx_start_packet(tx_start_packet),
|
||||||
.error_underflow(tx_error_underflow)
|
.stat_tx_byte(),
|
||||||
|
.stat_tx_pkt_len(),
|
||||||
|
.stat_tx_pkt_ucast(),
|
||||||
|
.stat_tx_pkt_mcast(),
|
||||||
|
.stat_tx_pkt_bcast(),
|
||||||
|
.stat_tx_pkt_vlan(),
|
||||||
|
.stat_tx_pkt_good(),
|
||||||
|
.stat_tx_pkt_bad(),
|
||||||
|
.stat_tx_err_oversize(),
|
||||||
|
.stat_tx_err_user(),
|
||||||
|
.stat_tx_err_underflow(tx_error_underflow)
|
||||||
);
|
);
|
||||||
|
|
||||||
generate
|
generate
|
||||||
|
|||||||
@@ -46,7 +46,8 @@ class TB:
|
|||||||
|
|
||||||
dut.clk_enable.setimmediatevalue(1)
|
dut.clk_enable.setimmediatevalue(1)
|
||||||
dut.mii_select.setimmediatevalue(0)
|
dut.mii_select.setimmediatevalue(0)
|
||||||
dut.cfg_ifg.setimmediatevalue(0)
|
dut.cfg_tx_max_pkt_len.setimmediatevalue(0)
|
||||||
|
dut.cfg_tx_ifg.setimmediatevalue(0)
|
||||||
dut.cfg_tx_enable.setimmediatevalue(0)
|
dut.cfg_tx_enable.setimmediatevalue(0)
|
||||||
|
|
||||||
async def reset(self):
|
async def reset(self):
|
||||||
@@ -83,7 +84,8 @@ async def run_test(dut, payload_lengths=None, payload_data=None, ifg=12, enable_
|
|||||||
|
|
||||||
tb = TB(dut)
|
tb = TB(dut)
|
||||||
|
|
||||||
tb.dut.cfg_ifg.value = ifg
|
tb.dut.cfg_tx_max_pkt_len.value = 9218
|
||||||
|
tb.dut.cfg_tx_ifg.value = ifg
|
||||||
tb.dut.cfg_tx_enable.value = 1
|
tb.dut.cfg_tx_enable.value = 1
|
||||||
tb.dut.mii_select.value = mii_sel
|
tb.dut.mii_select.value = mii_sel
|
||||||
|
|
||||||
@@ -124,7 +126,8 @@ async def run_test_underrun(dut, ifg=12, enable_gen=None, mii_sel=False):
|
|||||||
|
|
||||||
tb = TB(dut)
|
tb = TB(dut)
|
||||||
|
|
||||||
tb.dut.cfg_ifg.value = ifg
|
tb.dut.cfg_tx_max_pkt_len.value = 9218
|
||||||
|
tb.dut.cfg_tx_ifg.value = ifg
|
||||||
tb.dut.cfg_tx_enable.value = 1
|
tb.dut.cfg_tx_enable.value = 1
|
||||||
tb.dut.mii_select.value = mii_sel
|
tb.dut.mii_select.value = mii_sel
|
||||||
|
|
||||||
@@ -175,7 +178,8 @@ async def run_test_error(dut, ifg=12, enable_gen=None, mii_sel=False):
|
|||||||
|
|
||||||
tb = TB(dut)
|
tb = TB(dut)
|
||||||
|
|
||||||
tb.dut.cfg_ifg.value = ifg
|
tb.dut.cfg_tx_max_pkt_len.value = 9218
|
||||||
|
tb.dut.cfg_tx_ifg.value = ifg
|
||||||
tb.dut.cfg_tx_enable.value = 1
|
tb.dut.cfg_tx_enable.value = 1
|
||||||
tb.dut.mii_select.value = mii_sel
|
tb.dut.mii_select.value = mii_sel
|
||||||
|
|
||||||
@@ -208,6 +212,44 @@ async def run_test_error(dut, ifg=12, enable_gen=None, mii_sel=False):
|
|||||||
await RisingEdge(dut.clk)
|
await RisingEdge(dut.clk)
|
||||||
|
|
||||||
|
|
||||||
|
async def run_test_oversize(dut, ifg=12, enable_gen=None, mii_sel=False):
|
||||||
|
|
||||||
|
tb = TB(dut)
|
||||||
|
|
||||||
|
tb.dut.cfg_tx_max_pkt_len.value = 1518
|
||||||
|
tb.dut.cfg_tx_ifg.value = ifg
|
||||||
|
tb.dut.cfg_tx_enable.value = 1
|
||||||
|
tb.dut.mii_select.value = mii_sel
|
||||||
|
|
||||||
|
if enable_gen is not None:
|
||||||
|
tb.set_enable_generator(enable_gen())
|
||||||
|
|
||||||
|
await tb.reset()
|
||||||
|
|
||||||
|
test_data = bytes(x for x in range(60))
|
||||||
|
|
||||||
|
for k in range(3):
|
||||||
|
test_frame = AxiStreamFrame(test_data)
|
||||||
|
if k == 1:
|
||||||
|
test_frame = AxiStreamFrame(bytes(x % 256 for x in range(1515)))
|
||||||
|
await tb.source.send(test_frame)
|
||||||
|
|
||||||
|
for k in range(3):
|
||||||
|
rx_frame = await tb.sink.recv()
|
||||||
|
|
||||||
|
if k == 1:
|
||||||
|
assert rx_frame.error[-1] == 1
|
||||||
|
else:
|
||||||
|
assert rx_frame.get_payload() == test_data
|
||||||
|
assert rx_frame.check_fcs()
|
||||||
|
assert rx_frame.error is None
|
||||||
|
|
||||||
|
assert tb.sink.empty()
|
||||||
|
|
||||||
|
await RisingEdge(dut.clk)
|
||||||
|
await RisingEdge(dut.clk)
|
||||||
|
|
||||||
|
|
||||||
def size_list():
|
def size_list():
|
||||||
return list(range(60, 128)) + [512, 1514] + [60]*10
|
return list(range(60, 128)) + [512, 1514] + [60]*10
|
||||||
|
|
||||||
@@ -230,7 +272,11 @@ if cocotb.SIM_NAME:
|
|||||||
factory.add_option("mii_sel", [False, True])
|
factory.add_option("mii_sel", [False, True])
|
||||||
factory.generate_tests()
|
factory.generate_tests()
|
||||||
|
|
||||||
for test in [run_test_underrun, run_test_error]:
|
for test in [
|
||||||
|
run_test_underrun,
|
||||||
|
run_test_error,
|
||||||
|
run_test_oversize,
|
||||||
|
]:
|
||||||
|
|
||||||
factory = TestFactory(test)
|
factory = TestFactory(test)
|
||||||
factory.add_option("ifg", [12])
|
factory.add_option("ifg", [12])
|
||||||
|
|||||||
@@ -46,11 +46,22 @@ logic [PTP_TS_W-1:0] ptp_ts;
|
|||||||
logic clk_enable;
|
logic clk_enable;
|
||||||
logic mii_select;
|
logic mii_select;
|
||||||
|
|
||||||
logic [7:0] cfg_ifg;
|
logic [15:0] cfg_tx_max_pkt_len;
|
||||||
|
logic [7:0] cfg_tx_ifg;
|
||||||
logic cfg_tx_enable;
|
logic cfg_tx_enable;
|
||||||
|
|
||||||
logic start_packet;
|
logic tx_start_packet;
|
||||||
logic error_underflow;
|
logic stat_tx_byte;
|
||||||
|
logic [15:0] stat_tx_pkt_len;
|
||||||
|
logic stat_tx_pkt_ucast;
|
||||||
|
logic stat_tx_pkt_mcast;
|
||||||
|
logic stat_tx_pkt_bcast;
|
||||||
|
logic stat_tx_pkt_vlan;
|
||||||
|
logic stat_tx_pkt_good;
|
||||||
|
logic stat_tx_pkt_bad;
|
||||||
|
logic stat_tx_err_oversize;
|
||||||
|
logic stat_tx_err_user;
|
||||||
|
logic stat_tx_err_underflow;
|
||||||
|
|
||||||
taxi_axis_gmii_tx #(
|
taxi_axis_gmii_tx #(
|
||||||
.DATA_W(DATA_W),
|
.DATA_W(DATA_W),
|
||||||
@@ -91,14 +102,25 @@ uut (
|
|||||||
/*
|
/*
|
||||||
* Configuration
|
* Configuration
|
||||||
*/
|
*/
|
||||||
.cfg_ifg(cfg_ifg),
|
.cfg_tx_max_pkt_len(cfg_tx_max_pkt_len),
|
||||||
|
.cfg_tx_ifg(cfg_tx_ifg),
|
||||||
.cfg_tx_enable(cfg_tx_enable),
|
.cfg_tx_enable(cfg_tx_enable),
|
||||||
|
|
||||||
/*
|
/*
|
||||||
* Status
|
* Status
|
||||||
*/
|
*/
|
||||||
.start_packet(start_packet),
|
.tx_start_packet(tx_start_packet),
|
||||||
.error_underflow(error_underflow)
|
.stat_tx_byte(stat_tx_byte),
|
||||||
|
.stat_tx_pkt_len(stat_tx_pkt_len),
|
||||||
|
.stat_tx_pkt_ucast(stat_tx_pkt_ucast),
|
||||||
|
.stat_tx_pkt_mcast(stat_tx_pkt_mcast),
|
||||||
|
.stat_tx_pkt_bcast(stat_tx_pkt_bcast),
|
||||||
|
.stat_tx_pkt_vlan(stat_tx_pkt_vlan),
|
||||||
|
.stat_tx_pkt_good(stat_tx_pkt_good),
|
||||||
|
.stat_tx_pkt_bad(stat_tx_pkt_bad),
|
||||||
|
.stat_tx_err_oversize(stat_tx_err_oversize),
|
||||||
|
.stat_tx_err_user(stat_tx_err_user),
|
||||||
|
.stat_tx_err_underflow(stat_tx_err_underflow)
|
||||||
);
|
);
|
||||||
|
|
||||||
endmodule
|
endmodule
|
||||||
|
|||||||
Reference in New Issue
Block a user