Files
taxi/src/prim/rtl/taxi_ram_1rw.sv
Alex Forencich 0ff8e5fb9e prim: Add RAM primitives
Signed-off-by: Alex Forencich <alex@alexforencich.com>
2026-02-27 22:08:14 -08:00

71 lines
1.5 KiB
Systemverilog

// SPDX-License-Identifier: CERN-OHL-S-2.0
/*
Copyright (c) 2026 FPGA Ninja, LLC
Authors:
- Alex Forencich
*/
`resetall
`timescale 1ns / 1ps
`default_nettype none
/*
* Single-port RAM
*/
module taxi_ram_1rw #
(
parameter ADDR_W = 16,
parameter DATA_W = 16,
parameter logic STRB_EN = 1'b1,
parameter STRB_W = DATA_W/8
)
(
input wire logic clk,
input wire logic en,
input wire logic [ADDR_W-1:0] addr,
input wire logic wr_en,
input wire logic [DATA_W-1:0] wr_data,
input wire logic [STRB_W-1:0] wr_strb = '0,
output wire logic [DATA_W-1:0] rd_data
);
localparam BYTE_LANES = STRB_W;
localparam BYTE_W = DATA_W/BYTE_LANES;
// check configuration
if (STRB_EN && BYTE_W * STRB_W != DATA_W)
$fatal(0, "Error: Data width not evenly divisible (instance %m)");
reg [DATA_W-1:0] rd_data_reg = '0;
assign rd_data = rd_data_reg;
// (* RAM_STYLE="BLOCK" *)
logic [DATA_W-1:0] mem[2**ADDR_W] = '{default: '0};
always_ff @(posedge clk) begin
if (en) begin
if (wr_en) begin
if (STRB_EN) begin
for (integer i = 0; i < BYTE_LANES; i = i + 1) begin
if (wr_strb[i]) begin
mem[addr][BYTE_W*i +: BYTE_W] <= wr_data[BYTE_W*i +: BYTE_W];
end
end
end else begin
mem[addr] <= wr_data;
end
end else begin
rd_data_reg <= mem[addr];
end
end
end
endmodule
`resetall