mirror of
https://github.com/fpganinja/taxi.git
synced 2025-12-09 00:48:40 -08:00
232 lines
4.5 KiB
Systemverilog
232 lines
4.5 KiB
Systemverilog
// SPDX-License-Identifier: MIT
|
|
/*
|
|
|
|
Copyright (c) 2025 FPGA Ninja, LLC
|
|
|
|
Authors:
|
|
- Alex Forencich
|
|
|
|
*/
|
|
|
|
`resetall
|
|
`timescale 1ns / 1ps
|
|
`default_nettype none
|
|
|
|
/*
|
|
* FPGA core logic
|
|
*/
|
|
module fpga_core #
|
|
(
|
|
// simulation (set to avoid vendor primitives)
|
|
parameter logic SIM = 1'b0,
|
|
// vendor ("GENERIC", "XILINX", "ALTERA")
|
|
parameter string VENDOR = "XILINX",
|
|
// device family
|
|
parameter string FAMILY = "zynquplus",
|
|
// Use 90 degree clock for RGMII transmit
|
|
parameter logic USE_CLK90 = 1'b1
|
|
)
|
|
(
|
|
/*
|
|
* Clock: 125MHz
|
|
* Synchronous reset
|
|
*/
|
|
input wire logic clk,
|
|
input wire logic clk90,
|
|
input wire logic rst,
|
|
|
|
/*
|
|
* GPIO
|
|
*/
|
|
input wire logic btn,
|
|
input wire logic [7:0] sw,
|
|
output wire logic [7:0] led,
|
|
|
|
/*
|
|
* UART: 115200 bps, 8N1
|
|
*/
|
|
output wire logic uart_rxd,
|
|
input wire logic uart_txd,
|
|
input wire logic uart_rts,
|
|
output wire logic uart_cts,
|
|
output wire logic uart_rst_n,
|
|
|
|
/*
|
|
* Ethernet: 1000BASE-T RGMII
|
|
*/
|
|
input wire logic phy_rgmii_rx_clk,
|
|
input wire logic [3:0] phy_rgmii_rxd,
|
|
input wire logic phy_rgmii_rx_ctl,
|
|
output wire logic phy_rgmii_tx_clk,
|
|
output wire logic [3:0] phy_rgmii_txd,
|
|
output wire logic phy_rgmii_tx_ctl
|
|
);
|
|
|
|
assign led = sw;
|
|
|
|
// XFCP
|
|
assign uart_cts = 1'b1;
|
|
assign uart_rst_n = 1'b1;
|
|
|
|
taxi_axis_if #(.DATA_W(8), .USER_EN(1), .USER_W(1)) xfcp_ds(), xfcp_us();
|
|
|
|
taxi_xfcp_if_uart #(
|
|
.TX_FIFO_DEPTH(512),
|
|
.RX_FIFO_DEPTH(512)
|
|
)
|
|
xfcp_if_uart_inst (
|
|
.clk(clk),
|
|
.rst(rst),
|
|
|
|
/*
|
|
* UART interface
|
|
*/
|
|
.uart_rxd(uart_txd),
|
|
.uart_txd(uart_rxd),
|
|
|
|
/*
|
|
* XFCP downstream interface
|
|
*/
|
|
.xfcp_dsp_ds(xfcp_ds),
|
|
.xfcp_dsp_us(xfcp_us),
|
|
|
|
/*
|
|
* Configuration
|
|
*/
|
|
.prescale(16'(125000000/921600))
|
|
);
|
|
|
|
taxi_axis_if #(.DATA_W(8), .USER_EN(1), .USER_W(1)) xfcp_sw_ds[1](), xfcp_sw_us[1]();
|
|
|
|
taxi_xfcp_switch #(
|
|
.XFCP_ID_STR("HTG940"),
|
|
.XFCP_EXT_ID(0),
|
|
.XFCP_EXT_ID_STR("Taxi example"),
|
|
.PORTS($size(xfcp_sw_us))
|
|
)
|
|
xfcp_sw_inst (
|
|
.clk(clk),
|
|
.rst(rst),
|
|
|
|
/*
|
|
* XFCP upstream port
|
|
*/
|
|
.xfcp_usp_ds(xfcp_ds),
|
|
.xfcp_usp_us(xfcp_us),
|
|
|
|
/*
|
|
* XFCP downstream ports
|
|
*/
|
|
.xfcp_dsp_ds(xfcp_sw_ds),
|
|
.xfcp_dsp_us(xfcp_sw_us)
|
|
);
|
|
|
|
taxi_axis_if #(.DATA_W(16), .KEEP_W(1), .KEEP_EN(0), .LAST_EN(0), .USER_EN(1), .USER_W(1), .ID_EN(1), .ID_W(10)) axis_mac_stat();
|
|
|
|
taxi_xfcp_mod_stats #(
|
|
.XFCP_ID_STR("Statistics"),
|
|
.XFCP_EXT_ID(0),
|
|
.XFCP_EXT_ID_STR(""),
|
|
.STAT_COUNT_W(64),
|
|
.STAT_PIPELINE(2)
|
|
)
|
|
xfcp_stats_inst (
|
|
.clk(clk),
|
|
.rst(rst),
|
|
|
|
/*
|
|
* XFCP upstream port
|
|
*/
|
|
.xfcp_usp_ds(xfcp_sw_ds[0]),
|
|
.xfcp_usp_us(xfcp_sw_us[0]),
|
|
|
|
/*
|
|
* Statistics increment input
|
|
*/
|
|
.s_axis_stat(axis_mac_stat)
|
|
);
|
|
|
|
// BASE-T PHY
|
|
taxi_axis_if #(.DATA_W(8), .ID_W(8)) axis_eth();
|
|
taxi_axis_if #(.DATA_W(96), .KEEP_W(1), .ID_W(8)) axis_tx_cpl();
|
|
|
|
taxi_eth_mac_1g_rgmii_fifo #(
|
|
.SIM(SIM),
|
|
.VENDOR(VENDOR),
|
|
.FAMILY(FAMILY),
|
|
.USE_CLK90(USE_CLK90),
|
|
.PADDING_EN(1),
|
|
.MIN_FRAME_LEN(64),
|
|
.STAT_EN(1),
|
|
.STAT_TX_LEVEL(1),
|
|
.STAT_RX_LEVEL(1),
|
|
.STAT_ID_BASE(0),
|
|
.STAT_UPDATE_PERIOD(1024),
|
|
.TX_FIFO_DEPTH(16384),
|
|
.TX_FRAME_FIFO(1),
|
|
.RX_FIFO_DEPTH(16384),
|
|
.RX_FRAME_FIFO(1)
|
|
)
|
|
eth_mac_inst (
|
|
.gtx_clk(clk),
|
|
.gtx_clk90(clk90),
|
|
.gtx_rst(rst),
|
|
.logic_clk(clk),
|
|
.logic_rst(rst),
|
|
|
|
/*
|
|
* Transmit interface (AXI stream)
|
|
*/
|
|
.s_axis_tx(axis_eth),
|
|
.m_axis_tx_cpl(axis_tx_cpl),
|
|
|
|
/*
|
|
* Receive interface (AXI stream)
|
|
*/
|
|
.m_axis_rx(axis_eth),
|
|
|
|
/*
|
|
* RGMII interface
|
|
*/
|
|
.rgmii_rx_clk(phy_rgmii_rx_clk),
|
|
.rgmii_rxd(phy_rgmii_rxd),
|
|
.rgmii_rx_ctl(phy_rgmii_rx_ctl),
|
|
.rgmii_tx_clk(phy_rgmii_tx_clk),
|
|
.rgmii_txd(phy_rgmii_txd),
|
|
.rgmii_tx_ctl(phy_rgmii_tx_ctl),
|
|
|
|
/*
|
|
* Statistics
|
|
*/
|
|
.stat_clk(clk),
|
|
.stat_rst(rst),
|
|
.m_axis_stat(axis_mac_stat),
|
|
|
|
/*
|
|
* Status
|
|
*/
|
|
.tx_error_underflow(),
|
|
.tx_fifo_overflow(),
|
|
.tx_fifo_bad_frame(),
|
|
.tx_fifo_good_frame(),
|
|
.rx_error_bad_frame(),
|
|
.rx_error_bad_fcs(),
|
|
.rx_fifo_overflow(),
|
|
.rx_fifo_bad_frame(),
|
|
.rx_fifo_good_frame(),
|
|
.link_speed(),
|
|
|
|
/*
|
|
* Configuration
|
|
*/
|
|
.cfg_tx_max_pkt_len(16'd9218),
|
|
.cfg_tx_ifg(8'd12),
|
|
.cfg_tx_enable(1'b1),
|
|
.cfg_rx_max_pkt_len(16'd9218),
|
|
.cfg_rx_enable(1'b1)
|
|
);
|
|
|
|
endmodule
|
|
|
|
`resetall
|