Copilot e0e480ef9e Remove power-of-2 alignment requirement for external components (#30)
* Initial plan

* Remove alignment check on external components and add tests

Co-authored-by: arnavsacheti <36746504+arnavsacheti@users.noreply.github.com>

* Improve test comment clarity

Co-authored-by: arnavsacheti <36746504+arnavsacheti@users.noreply.github.com>

---------

Co-authored-by: copilot-swe-agent[bot] <198982749+Copilot@users.noreply.github.com>
Co-authored-by: arnavsacheti <36746504+arnavsacheti@users.noreply.github.com>
2025-12-14 21:55:09 -08:00
2025-12-04 22:27:19 -08:00
2025-10-27 20:34:41 -07:00
2025-10-10 22:30:59 -07:00
2025-12-05 05:32:59 +00:00
2025-12-05 06:29:04 +00:00
2025-12-05 05:32:59 +00:00

Build Test Documentation Coverage Status PyPI - Python Version

PeakRDL-BusDecoder

Generate a SystemVerilog bus decoder from SystemRDL that splits CPU interface signals to multiple sub-address spaces. This tool is designed for creating hierarchical register address maps by decoding bus transactions and routing them to the appropriate child address maps.

For the command line tool, see the PeakRDL project.

Documentation

See the PeakRDL-BusDecoder Documentation for more details

Description
No description provided
Readme 1.6 MiB
Languages
Python 93.6%
SystemVerilog 6.2%
Dockerfile 0.2%