mirror of
https://github.com/fpganinja/taxi.git
synced 2025-12-07 00:28:38 -08:00
axi: Minor cleanup in AXIL-APB adapter module
Signed-off-by: Alex Forencich <alex@alexforencich.com>
This commit is contained in:
@@ -73,7 +73,7 @@ if (AXIL_BYTE_W * AXIL_STRB_W != AXIL_DATA_W)
|
||||
$fatal(0, "Error: AXI slave interface data width not evenly divisible (instance %m)");
|
||||
|
||||
if (APB_BYTE_W * APB_STRB_W != APB_DATA_W)
|
||||
$fatal(0, "Error: AXI master interface data width not evenly divisible (instance %m)");
|
||||
$fatal(0, "Error: APB master interface data width not evenly divisible (instance %m)");
|
||||
|
||||
if (AXIL_BYTE_W != APB_BYTE_W)
|
||||
$fatal(0, "Error: byte size mismatch (instance %m)");
|
||||
@@ -287,7 +287,7 @@ if (APB_BYTE_LANES == AXIL_BYTE_LANES) begin : translate
|
||||
s_axil_rvalid_reg <= 1'b0;
|
||||
|
||||
m_apb_psel_reg <= 1'b0;
|
||||
m_apb_penable_reg <= 1'b0;
|
||||
m_apb_penable_reg <= 1'b0;
|
||||
end
|
||||
end
|
||||
|
||||
@@ -486,7 +486,7 @@ end else if (APB_BYTE_LANES > AXIL_BYTE_LANES) begin : upsize
|
||||
s_axil_rvalid_reg <= 1'b0;
|
||||
|
||||
m_apb_psel_reg <= 1'b0;
|
||||
m_apb_penable_reg <= 1'b0;
|
||||
m_apb_penable_reg <= 1'b0;
|
||||
end
|
||||
end
|
||||
|
||||
@@ -726,7 +726,7 @@ end else begin : downsize
|
||||
s_axil_rvalid_reg <= 1'b0;
|
||||
|
||||
m_apb_psel_reg <= 1'b0;
|
||||
m_apb_penable_reg <= 1'b0;
|
||||
m_apb_penable_reg <= 1'b0;
|
||||
end
|
||||
end
|
||||
|
||||
|
||||
Reference in New Issue
Block a user